Rainbow-electronics ATmega128RFA1 Uživatelský manuál Strana 137

  • Stažení
  • Přidat do mých příruček
  • Tisk
  • Strana
    / 524
  • Tabulka s obsahem
  • KNIHY
  • Hodnocené. / 5. Na základě hodnocení zákazníků
Zobrazit stránku 136
137
8266A-MCU Wireless-12/09
ATmega128RFA1
Figure 10-2. Relative Compare Mode
326
Beacon
Beacon
327
328
329
324
325
404
405
406
407
402
403
482
483
484
485
480
481
637
638
640
641
635
636
323
Activation
Activation
The compare match registers are programmed with symbol intervals relative to the
beacon frame SFD timestamp. For instance the SCCMP1 is programmed to 80,
because the first Granted Time Slot (GTS1) is expected 80 symbols after the beacon
frame. Register SCCMP2 is programmed to 156 to meet GTS3 156 symbols after the
beacon frame. SCCMP3 is programmed to 312. This is the time interval where the
beacon of the next superframe is expected. Because it requires some time to activate
the transceiver and there is also some timing drift possible, the compare interrupt must
be programmed to wake up some symbols in advance to make sure the next beacon is
not missed.
If the controller receives a compare match wake up event it is activating the transceiver.
After the frame operations are finished, the system can go back to sleep until the next
compare match event occurs.
10.11 Register Description
10.11.1 SCCNTHH – Symbol Counter Register HH-Byte
Bit 7 6 5 4 3 2 1 0
NA ($E4) SCCNTHH7:0 SCCNTHH
Read/Write RW RW RW RW RW RW RW RW
Initial Value 0 0 0 0 0 0 0 0
This register contains the most significant byte of the 32 bit Symbol Counter.
Bit 7:0 – SCCNTHH7:0 - Symbol Counter Register HH-Byte
Zobrazit stránku 136
1 2 ... 132 133 134 135 136 137 138 139 140 141 142 ... 523 524

Komentáře k této Příručce

Žádné komentáře